A High-Efficiency Frequency Multiplier with Triangular-Resistance Phase Interpolation

Yuyang Ding, Chen Wang, Xukun Wang, Chunli Huang, Bo Zhou*

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

摘要

A high-efficiency frequency multiplier is presented in 65-nm CMOS with a core area of 0.06 mm2. A low-cost five-segment triangular-resistance phase interpolation scheme is proposed. By performing resistive interpolation on four-path orthogonal triangular signals, 10-fold frequency multiplication is achieved within the input frequency range of 12–20 MHz. The prototype only includes a quadrature square-wave generator, four orthogonal square-triangular converters and the proposed four-path 5-segment triangular-resistance phase interpolators, with a frequency deviation less than 7%. The presented design achieves an output power of −9.8 dBm, with an input power of −2.0 dBm and power consumption of 0.45 mW from a 1.2-V supply, which obtains a frequency multiplication efficiency up to 9.6%. The proposed mechanism could be extended to accomplish a configurable multiplication factor.

源语言英语
文章编号1549
期刊Electronics (Switzerland)
14
8
DOI
出版状态已出版 - 4月 2025
已对外发布

指纹

探究 'A High-Efficiency Frequency Multiplier with Triangular-Resistance Phase Interpolation' 的科研主题。它们共同构成独一无二的指纹。

引用此